The biggest challenge to SoC power lies in the enormity of design sizes and the extensive trace lengths of real workloads. PowerPro has the unique ability to partition an RTL or Gate design into multiple smaller partitions and then compute power independently for each of the partitions and combine the results to provide an aggregated view of full chip power, enabling power analysis for billions of gates SoCs. With its sophisticated and robust multicore technology, PowerPro is also able to handle emulation workloads that can be run for hundreds of millions of cycles.
PowerPro Emulation driven SoC Power Analysis
PowerPro provides a comprehensive SOC power analysis solution in combination with Veloce emulation. Full chip power analysis requires scalability in terms of capacity and performance due to the size of designs and magnitude of real-world workloads.
KEY FEATURES
Emulation driven SoC Power Analysis
- Full chip power analysis for heterogenous RTL and Gate designs
- Design partitioning to enable full chip power for ultra large SOCs exceeding billions of gates
- Scalable multicore architecture to enable full chip power for long emulation workloads exceeding tens of millions of cycles
PowerPro on-demand training
Learn how to use PowerPro for power analysis/estimation at both RTL and gate-level and how to optimize power during RTL development for the lowest possible design power.
PowerPro support
Access detailed documentation, releases, resources and more.
Join the IC design community
Join the discussion on new topics, features, content and technical experts.
EDA consulting
Helping you achieve maximum business impact by addressing complex technology and enterprise challenges with a unique blend of development and design experience and methodology expertise.