Combat escalating validation costs using Tessent Embedded Analytics. Manufacturers of RISC-V-based designs and complex SoCs can use a powerful combination of on-chip instrumentation and software tools that enable functional monitoring, performance analysis and software optimization. The solution is processor-agnostic and provides visibility and analytics in the lab and when systems are deployed in the field.
Identify and resolve errors and bugs significantly faster than when using traditional software-only solutions.
Identify the root cause of under-performance related to CPU, memory and other SoC components.
Monitor and collect data from systems for continuous analysis and optimization.
Tessent Embedded Analytics provides a holistic, system-level view of the complex behaviors within today’s SoCs. It turns on-chip data into actionable information and fits gracefully into any SoC development flow. Listen as Geir Eide, Director of Product Management talks about how to reduce SoC validation time with Tessent Embedded Analytics.
Listen to Peter Claydon, president of Picocom, along with Gajinder Panesar of Siemens explain how Tessent Embedded Analytics provides non-intrusive monitoring and insights used to optimize Picocom’s 5G small cell network SoCs.
Looking to address trace and debug challenges of their complex software stack, Kalray leveraged Tessent Embedded Analytics Enhanced Trace Encoder IP module from Siemens. Kalray’s use of embedded features, such as branch prediction and jump target cache, led to a significant compression ratio, resulting in optimized performances of the entire system.
Listen to Richard Bohn, engineering director of advanced IP development at Seagate Technology, describe some of Seagate's challenges and how they use Tessent Embedded Analytics products to improve their debug and optimization.
RISC-V-based AI accelerators have transformed artificial intelligence, but their growing complexity makes debugging challenging. This presentation introduces a comprehensive and efficient debugging and System-Level Test (SLT) framework to address the unique challenges associated with RISC-V AI accelerators. This framework offers a scalable solution to debugging.
Join some of the biggest names in the electronics industry and start using Tessent Embedded Analytics technology. It's supported by an ecosystem of partners, including SoC development tool providers, other silicon IP providers and processor vendors, security experts and silicon design consultancies.
Andes commercial RISC-V IPs span from ultra-efficient 32-bit CPUs to high-performance 64-bit OoO multiprocessors that include advanced vector, DSP, and custom extension capabilities. Andes trace supports Tessent trace solution.
Learn how to perform RISC-V trace using Lauterbach’s TRACE32 solution and the Tessent Enhanced Trace Encoder in this demo video.